# SPDT, 3 $\Omega$ R<sub>ON</sub> Switch

The NLASB3157 is an advanced CMOS analog switch fabricated with silicon gate CMOS technology. It achieves very low propagation delay and  $RDS_{ON}$  resistances while maintaining CMOS low power dissipation. Analog and digital voltages that may vary across the full power–supply range (from V<sub>CC</sub> to GND). This device is a drop in replacement for the NC7SB3157.

The select pin has overvoltage protection that allows voltages above  $V_{CC}$ , up to 7.0 V to be present on the pin without damage or disruption of operation of the part, regardless of the operating voltage.

## Features

- High Speed:  $t_{PD} = 1.0$  ns (Typ) at  $V_{CC} = 5.0$  V
- Low Power Dissipation:  $I_{CC} = 2.0 \ \mu A$  (Max) at  $T_A = 25^{\circ}C$
- Standard CMOS Logic Levels
- High Bandwidth, Improved Linearity
- Switches Standard NTSC/PAL Video, Audio, SPDIF and HDTV
- May be used for Clock Switching, Data Multiplexing, etc.
- $R_{ON}$  Typical = 3  $\Omega$  @  $V_{CC}$  = 4.5 V
- Break Before Make Circuitry, Prevents Inadvertent Shorts
- 2 Devices can Switch Balanced Signal Pairs, e.g. LVDS > 200 Mb/s
- Latchup Performance Exceeds 300 mA
- Pin for Pin Drop in for NC7SB3157
- Tiny SC88 and WDFN6 Packages
- ESD Performance:
  - Human Body Model; > 2000 V;
  - Machine Model; > 200 V
- NLVASB3157 Features Extended Automotive Temperature Range; -55°C to +125°C (See Appendix A)
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



# **ON Semiconductor®**

### www.onsemi.com



(Note: Microdot may be in either location) \*Date Code orientation may vary depending upon manufacturing location.

### **FUNCTION TABLE**

| Select Input | Function                               |
|--------------|----------------------------------------|
| LH           | B0 Connected to A<br>B1 Connected to A |

## **ORDERING INFORMATION**

| Device          | Package            | Shipping <sup>†</sup> |
|-----------------|--------------------|-----------------------|
| NLASB3157DFT2G  | SC-88<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NLVASB3157DFT2G | SC–88<br>(Pb–Free) | 3000 / Tape &<br>Reel |
| NLASB3157MTR2G  | WDFN6<br>(Pb-Free) | 3000 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Pin Assignment & Logic Diagram

### MAXIMUM RATINGS

| Rating                                            | Symbol                            | Value                         | Unit |
|---------------------------------------------------|-----------------------------------|-------------------------------|------|
| Supply Voltage                                    | V <sub>CC</sub>                   | -0.5 to +7.0                  | V    |
| DC Switch Voltage (Note 1)                        | V <sub>IS</sub>                   | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| DC Input Voltage (Note 1)                         | V <sub>IN</sub>                   | -0.5 to + 7.0                 | V    |
| DC Input Diode Current @ $V_{IN} < 0 V$           | liк                               | -50                           | mA   |
| DC Input / Output Current                         | Ιουτ                              | 128                           | mA   |
| DC V <sub>CC</sub> or Ground Current              | I <sub>CC</sub> /I <sub>GND</sub> | +100                          | mA   |
| Storage Temperature Range                         | T <sub>stg</sub>                  | -65 to +150                   | °C   |
| Junction Temperature Under Bias                   | TJ                                | 150                           | °C   |
| Junction Lead Temperature (Soldering, 10 Seconds) | TL                                | 260                           | °C   |
| Power Dissipation @ +85°C                         | PD                                | 180                           | mW   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

## **RECOMMENDED OPERATING CONDITIONS (Note 2)**

| Characteristic                                                                                           | Symbol                          | Min    | Max             | Unit |
|----------------------------------------------------------------------------------------------------------|---------------------------------|--------|-----------------|------|
| Supply Voltage Operating                                                                                 | V <sub>CC</sub>                 | 1.65   | 5.5             | V    |
| Select Input Voltage                                                                                     | V <sub>IN</sub>                 | 0      | 5.5             | V    |
| Switch Input Voltage                                                                                     | V <sub>IS</sub>                 | 0      | V <sub>CC</sub> | V    |
| Output Voltage                                                                                           | V <sub>OUT</sub>                | 0      | V <sub>CC</sub> | V    |
| Operating Temperature                                                                                    | T <sub>A</sub>                  | -55    | +125            | °C   |
| Input Rise and Fall Time<br>Control Input $V_{CC}$ = 2.3 V–3.6 V<br>Control Input $V_{CC}$ = 4.5 V–5.5 V | t <sub>r</sub> , t <sub>f</sub> | 0<br>0 | 10<br>5.0       | ns/V |
| Thermal Resistance                                                                                       | $\theta_{JA}$                   | -      | 350             | °C/W |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

2. Select input must be held HIGH or LOW, it must not float.

## **DC ELECTRICAL CHARACTERISTICS – NLASB3157**

|                    |                                                                          |                                                                                                                                                                                               | V <sub>CC</sub>           |     | T <sub>A</sub> = +25°C    |                 | $T_A = -40^{\circ}$                         | T <sub>A</sub> = -40°C to +85°C             |      |
|--------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|---------------------------|-----------------|---------------------------------------------|---------------------------------------------|------|
| Symbol             | Parameter                                                                | Test Conditions                                                                                                                                                                               | (V)                       | Min | Тур                       | Max             | Min                                         | Max                                         | Unit |
| V <sub>IH</sub>    | HIGH Level<br>Input Voltage                                              |                                                                                                                                                                                               | 1.65–1.95<br>2.3–5.5      |     |                           |                 | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub> |                                             | V    |
| V <sub>IL</sub>    | LOW Level<br>Input Voltage                                               |                                                                                                                                                                                               | 1.65–1.95<br>2.3–5.5      |     |                           |                 |                                             | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | V    |
| I <sub>IN</sub>    | Input Leakage Current                                                    | $0 \le V_{IN} \le 5.5 \text{ V}$                                                                                                                                                              | 0–5.5                     |     | ±0.05                     | $\pm 0.1$       |                                             | ±1                                          | μΑ   |
| I <sub>OFF</sub>   | OFF State Leakage<br>Current                                             | $0 \le A, B \le V_{CC}$                                                                                                                                                                       | 1.65–5.5                  |     | ±0.05                     | ±0.1            |                                             | ±1                                          | μΑ   |
| R <sub>ON</sub>    | Switch On Resistance<br>(Note 3)                                         |                                                                                                                                                                                               | 4.5                       |     | 3.0<br>5.0<br>7.0         |                 |                                             | 7.0<br>12<br>15                             | Ω    |
|                    |                                                                          | $V_{IN} = 0 V$ , $I_O = 24 mA$<br>$V_{IN} = 3 V$ , $I_O = -24 mA$                                                                                                                             | 3.0                       |     | 4.0<br>10                 |                 |                                             | 9.0<br>20                                   | Ω    |
|                    |                                                                          | $V_{IN} = 0 V, I_O = 8 mA$<br>$V_{IN} = 2.3 V, I_O = -8 mA$                                                                                                                                   | 2.3                       |     | 5.0<br>13                 |                 |                                             | 12<br>30                                    | Ω    |
|                    |                                                                          | $V_{IN} = 0 V$ , $I_O = 4 mA$<br>$V_{IN} = 1.65 V$ , $I_O = -4 mA$                                                                                                                            | 1.65                      |     | 6.5<br>17                 |                 |                                             | 20<br>50                                    | Ω    |
| I <sub>CC</sub>    | Quiescent Supply<br>Current<br>All Channels ON or<br>OFF                 | $V_{IN} = V_{CC} \text{ or GND}$<br>$I_{OUT} = 0$                                                                                                                                             | 5.5                       |     |                           | 1.0             |                                             | 10                                          | μΑ   |
|                    | Analog Signal Range                                                      |                                                                                                                                                                                               | V <sub>CC</sub>           | 0   |                           | V <sub>CC</sub> | 0                                           | V <sub>CC</sub>                             | V    |
| R <sub>RANGE</sub> | On Resistance<br>Over Signal Range<br>(Note 3) (Note 7)                  | $ \begin{array}{l} I_A = -30 \text{ mA}, \ 0 \leq V_{Bn} \\ \leq V_{CC} \\ I_A = -24 \text{ mA}, \ 0 \leq V_{Bn} \end{array} $                                                                | 4.5<br>3.0                |     |                           |                 |                                             | 25<br>50                                    | Ω    |
|                    |                                                                          | $\leq$ V <sub>CC</sub><br>I <sub>A</sub> = -8 mA, 0 $\leq$ V <sub>Bn</sub><br>$\leq$ V <sub>CC</sub>                                                                                          | 2.3                       |     |                           |                 |                                             | 100                                         |      |
|                    |                                                                          | $I_A = -4 \text{ mA}, 0 \le V_{Bn}$<br>$\le V_{CC}$                                                                                                                                           | 1.65                      |     |                           |                 |                                             | 300                                         |      |
| $\Delta R_{ON}$    | On Resistance Match<br>Between Channels<br>(Note 3) (Note 4)<br>(Note 5) | $ \begin{array}{l} I_A = -30 \text{ mA}, \ V_{Bn} = 3.15 \\ I_A = -24 \text{ mA}, \ V_{Bn} = 2.1 \\ I_A = -8 \text{ mA}, \ V_{Bn} = 1.6 \\ I_A = -4 \text{ mA}, \ V_{Bn} = 1.15 \end{array} $ | 4.5<br>3.0<br>2.3<br>1.65 |     | 0.15<br>0.2<br>0.5<br>0.5 |                 |                                             |                                             | Ω    |
| R <sub>flat</sub>  | On Resistance<br>Flatness (Note 3)                                       | $I_A = -30 \text{ mA}, 0 \le V_{Bn} \le V_{CC}$                                                                                                                                               | 5.0                       |     | 6.0                       |                 |                                             |                                             | Ω    |
|                    | (Note 4) (Note 6)                                                        | $I_A = -24 \text{ mA}, 0 \le V_{Bn} \le V_{CC}$                                                                                                                                               | 3.3                       |     | 12                        |                 |                                             |                                             |      |
|                    |                                                                          | $I_A = -8 \text{ mA}, 0 \le V_{Bn}$<br>$\le V_{CC}$<br>$I_A = -4 \text{ mA}, 0 \le V_{Bn}$                                                                                                    | 2.5<br>1.8                |     | 28<br>125                 |                 |                                             |                                             |      |
|                    |                                                                          | $I_A = -4 IIA, 0 \le V_{Bn}$<br>$\le V_{CC}$                                                                                                                                                  |                           |     |                           |                 |                                             |                                             |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product

Measured by the voltage drop between A and B pins at the indicated current through the switch. On Resistance is determined by the lower of the voltages on the two (A or B Ports).
Parameter is characterized but not tested in production.

ΔR<sub>ON</sub> = R<sub>ON</sub> max – R<sub>ON</sub> min measured at identical V<sub>CC</sub>, temperature and voltage levels.
Flatness is defined as the difference between the maximum and minimum value of On Resistance over the specified range of conditions.

7. Guaranteed by Design.

|                                      |                                                              |                                                                                                                                  | V <sub>CC</sub>                            | T,  | <sub>A</sub> = +25՝ | °C                        | $T_A = -40^\circ$        | C to +85°C              | Unit | Figure<br>Number |
|--------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|---------------------|---------------------------|--------------------------|-------------------------|------|------------------|
| Symbol                               | Parameter                                                    | Test Conditions                                                                                                                  | (V)                                        | Min | Тур                 | Max                       | Min                      | Мах                     |      |                  |
| t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay<br>Bus to Bus (Note 9)                     | V <sub>I</sub> = OPEN                                                                                                            | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |                     |                           |                          | 1.2<br>0.8<br>0.3       | ns   | Figures<br>2, 3  |
| t <sub>PZL</sub><br>t <sub>PZH</sub> | Output Enable Time<br>Turn On Time<br>(A to B <sub>n</sub> ) | $\label{eq:VI} \begin{array}{l} V_{I} = 2  \times  V_{CC} \mbox{ for } t_{PZL} \\ V_{I} = 0 \mbox{ V for } t_{PZH} \end{array}$  | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |                     | 23<br>13<br>6.9<br>5.2    | 7.0<br>3.5<br>2.5<br>1.7 | 24<br>14<br>7.6<br>5.7  | ns   | Figures<br>2, 3  |
| t <sub>PLZ</sub><br>t <sub>PHZ</sub> | Output Disable Time<br>Turn Off Time<br>(A Port to B Port)   | $\label{eq:VI} \begin{array}{l} V_{I} = 2  \times  V_{CC} \text{ for } t_{PLZ} \\ V_{I} = 0  V \text{ for } t_{PHZ} \end{array}$ | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |                     | 12.5<br>7.0<br>5.0<br>3.5 | 3.0<br>2.0<br>1.5<br>0.8 | 13<br>7.5<br>5.3<br>3.8 | ns   | Figures<br>2, 3  |
| t <sub>B-M</sub>                     | Break Before Make<br>Time (Note 8)                           |                                                                                                                                  | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |                     |                           | 0.5<br>0.5<br>0.5<br>0.5 |                         | ns   | Figure 4         |
| Q                                    | Charge Injection<br>(Note 8)                                 | $\begin{array}{l} C_{L} = 0.1 \; nF,  V_{GEN} = 0 \; V \\ R_{GEN} = 0 \; \Omega \end{array}$                                     | 5.0<br>3.3                                 |     | 7.0<br>3.0          |                           |                          |                         | рС   | Figure 5         |
| OIRR                                 | Off Isolation (Note 10)                                      | R <sub>L</sub> = 50 Ω<br>f = 10 MHz                                                                                              | 1.65–5.5                                   |     | -57                 |                           |                          |                         | dB   | Figure 6         |
| Xtalk                                | Crosstalk                                                    | R <sub>L</sub> = 50 Ω<br>f = 10 MHz                                                                                              | 1.65–5.5                                   |     | -54                 |                           |                          |                         | dB   | Figure 7         |
| BW                                   | -3 dB Bandwidth                                              | R <sub>L</sub> = 50 Ω                                                                                                            | 1.65–5.5                                   |     | 250                 |                           |                          |                         | MHz  | Figure 10        |
| THD                                  | Total Harmonic<br>Distortion (Note 8)                        | $R_L = 600 \Omega$<br>0.5 V <sub>P-P</sub><br>f = 600 Hz to 20 kHz                                                               | 5.0                                        |     | 0.011               |                           |                          |                         | %    |                  |

# **AC ELECTRICAL CHARACTERISTICS – NLASB3157**

## CAPACITANCE - NLASB3157 (Note 11)

| Symbol              | Parameter                                 | Test Conditions         | Тур  | Max | Unit | Figure<br>Number |
|---------------------|-------------------------------------------|-------------------------|------|-----|------|------------------|
| C <sub>IN</sub>     | Select Pin Input Capacitance              | $V_{CC} = 0 V$          | 2.3  |     | pF   |                  |
| C <sub>IO-B</sub>   | B Port Off Capacitance                    | V <sub>CC</sub> = 5.0 V | 6.5  |     | pF   | Figure 8         |
| C <sub>IOA-ON</sub> | A Port Capacitance when Switch is Enabled | V <sub>CC</sub> = 5.0 V | 18.5 |     | pF   | Figure 9         |

8. Guaranteed by Design.
9. This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).
10. Off Isolation = 20 log<sub>10</sub> [V<sub>A</sub>/V<sub>Bn</sub>].
11. T<sub>A</sub> = +25°C, f = 1 MHz, Capacitance is characterized but not tested in production.

|                    |                                                          |                                                                                                     | V <sub>CC</sub>      | ٦   | Γ <sub>A</sub> = +25°0 | 2               | T <sub>A</sub> = -55°C                      |                                             |      |
|--------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------|-----|------------------------|-----------------|---------------------------------------------|---------------------------------------------|------|
| Symbol             | Parameter                                                | Test Conditions                                                                                     | (V)                  | Min | Тур                    | Max             | Min                                         | Max                                         | Unit |
| V <sub>IH</sub>    | HIGH Level<br>Input Voltage                              |                                                                                                     | 1.65–1.95<br>2.3–5.5 |     |                        |                 | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub> |                                             | V    |
| V <sub>IL</sub>    | LOW Level<br>Input Voltage                               |                                                                                                     | 1.65–1.95<br>2.3–5.5 |     |                        |                 |                                             | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | V    |
| I <sub>IN</sub>    | Input Leakage Current                                    | $0 \le V_{IN} \le 5.5 V$                                                                            | 0–5.5                |     | $\pm 0.05$             | ±0.1            |                                             | ±1                                          | μΑ   |
| I <sub>OFF</sub>   | OFF State Leakage<br>Current                             | $0 \le A, B \le V_{CC}$                                                                             | 1.65–5.5             |     | ±0.05                  | ±0.1            |                                             | ±1                                          | μΑ   |
| R <sub>ON</sub>    | Switch On Resistance<br>(Note 12)                        |                                                                                                     | 4.5                  |     | 3.0<br>5.0<br>7.0      |                 |                                             | 8.5<br>13.0<br>15.0                         | Ω    |
|                    |                                                          | $V_{IN} = 0 V, I_O = 24 mA$<br>$V_{IN} = 3 V, I_O = -24 mA$                                         | 3.0                  |     | 4.0<br>10              |                 |                                             | 11<br>20                                    |      |
|                    |                                                          | $V_{IN} = 0 \text{ V}, I_O = 8 \text{ mA}$<br>$V_{IN} = 2.3 \text{ V}, I_O = -8 \text{ mA}$         | 2.3                  |     | 5.0<br>13              |                 |                                             | 12<br>30                                    |      |
|                    |                                                          | $V_{IN} = 0 V$ , $I_O = 4 mA$<br>$V_{IN} = 1.65 V$ , $I_O = -4 mA$                                  | 1.65                 |     | 6.5<br>17              |                 |                                             | 20<br>50                                    |      |
| Icc                | Quiescent Supply<br>Current<br>All Channels ON or<br>OFF | $V_{IN} = V_{CC} \text{ or } GND$<br>$I_{OUT} = 0$                                                  | 5.5                  |     |                        | 1.0             |                                             | 10                                          | μΑ   |
|                    | Analog Signal Range                                      |                                                                                                     | V <sub>CC</sub>      | 0   |                        | V <sub>CC</sub> | 0                                           | V <sub>CC</sub>                             | V    |
| R <sub>RANGE</sub> | On Resistance<br>Over Signal Range                       | $I_{A} = -30 \text{ mA}, 0 \le V_{Bn} \le V_{CC}$ $I_{A} = -24 \text{ mA}, 0 \le V_{Bn} \le V_{CC}$ | 4.5                  |     |                        |                 |                                             | 25                                          | Ω    |
|                    | (Note 12) (Note 14)                                      | $I_A = -8 \text{ mA}, 0 \le V_{Bn}$<br>$\le V_{CC}$                                                 | 3.0                  |     |                        |                 |                                             | 50                                          |      |
|                    |                                                          | $I_A = -4 \text{ mA}, 0 \le V_{Bn}$<br>$\le V_{CC}$                                                 | 2.3                  |     |                        |                 |                                             | 100                                         |      |
|                    |                                                          |                                                                                                     | 1.65                 |     |                        |                 |                                             | 300                                         |      |

# **APPENDIX A**

### D AUTOMO TI) / E -

12. Measured by the voltage drop between A and B pins at the indicated current through the switch. On Resistance is determined by the lower

of the voltages on the two (A or B Ports). 13. Flatness is defined as the difference between the maximum and minimum value of On Resistance over the specified range of conditions. 14. Guaranteed by Design.

\* For  $\Delta R_{ON}$ ,  $R_{FLAT}$ , Q, OIRR, Xtalk, BW, THD, and CIN see –40°C to 85°C section.

# APPENDIX A AC ELECTRICAL EXTENDED AUTOMOTIVE TEMPERATURE RANGE CHARACTERISTICS – NLVASB3157

|                                      |                                                              |                                                                                                                                         | V <sub>CC</sub>                            | Τį  | ( = +25° | °C                        | T <sub>A</sub> = -55°C to +125°C |                         |      | Figure          |
|--------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|----------|---------------------------|----------------------------------|-------------------------|------|-----------------|
| Symbol                               | Parameter                                                    | Test Conditions                                                                                                                         | (V)                                        | Min | Тур      | Max                       | Min                              | Max                     | Unit | Number          |
| t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay<br>Bus to Bus (Note 16)                    | V <sub>I</sub> = OPEN                                                                                                                   | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |          |                           |                                  | 1.2<br>0.8<br>0.3       | ns   | Figures<br>2, 3 |
| t <sub>PZL</sub><br>t <sub>PZH</sub> | Output Enable Time<br>Turn On Time<br>(A to B <sub>n</sub> ) | $\label{eq:VI} \begin{array}{l} V_{I} = 2 \ \times \ V_{CC} \ \text{for} \ t_{PZL} \\ V_{I} = 0 \ V \ \text{for} \ t_{PZH} \end{array}$ | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |          | 23<br>13<br>6.9<br>5.2    | 7.0<br>3.5<br>2.5<br>1.7         | 24<br>14<br>9.0<br>7.0  | ns   | Figures<br>2, 3 |
| t <sub>PLZ</sub><br>t <sub>PHZ</sub> | Output Disable Time<br>Turn Off Time<br>(A Port to B Port)   |                                                                                                                                         | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |          | 12.5<br>7.0<br>5.0<br>3.5 | 3.0<br>2.0<br>1.5<br>0.8         | 13<br>7.5<br>6.5<br>5.0 | ns   | Figures<br>2, 3 |
| t <sub>B-M</sub>                     | Break Before Make<br>Time (Note 15)                          |                                                                                                                                         | 1.65–1.95<br>2.3–2.7<br>3.0–3.6<br>4.5–5.5 |     |          |                           | 0.5<br>0.5<br>0.5<br>0.5         |                         | ns   | Figure 4        |

15. Guaranteed by Design.

16. This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).

\* For  $\Delta R_{ON}$ ,  $R_{FLAT}$ , Q, OIRR, Xtalk, BW, THD, and CIN see –40°C to 85°C section.

# AC LOADING AND WAVEFORMS

NOTE: Input driven by 50  $\Omega$  source terminated in 50  $\Omega$  NOTE: C<sub>L</sub> includes load and stray capacitance NOTE: Input PRR = 1.0 MHz; t<sub>W</sub> = 500 ns







Figure 3. AC Waveforms



Figure 4. Break Before Make Interval Timing

# AC LOADING AND WAVEFORMS





Figure 10. Bandwidth

0.043

0.004





- XXX = Specific Device Code

(Note: Microdot may be in either location)

\*Date Code orientation and/or position may vary depending upon manufacturing location.

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering

details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Electronic versions are uncontrolled except when accessed directly from the Document Repository. DOCUMENT NUMBER: 98ASB42985B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** SC-88/SC70-6/SOT-363 PAGE 1 OF 2 ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

### SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE Y

## DATE 11 DEC 2012

| STYLE 1:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 | STYLE 2:<br>CANCELLED | STYLE 3:<br>CANCELLED                                                                                      | STYLE 4:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. ANODE     | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE               | STYLE 6:<br>PIN 1. ANODE 2<br>2. N/C<br>3. CATHODE 1<br>4. ANODE 1<br>5. N/C<br>6. CATHODE 2          |
|------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1. SOURCE 2<br>2. DRAIN 2<br>3. GATE 1<br>4. SOURCE 1<br>5. DRAIN 1<br>6. GATE 2           | STYLE 8:<br>CANCELLED | STYLE 9:<br>PIN 1. EMITTER 2<br>2. EMITTER 1<br>3. COLLECTOR 1<br>4. BASE 1<br>5. BASE 2<br>6. COLLECTOR 2 | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2 | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12:<br>PIN 1. ANODE 2<br>2. ANODE 2<br>3. CATHODE 1<br>4. ANODE 1<br>5. ANODE 1<br>6. CATHODE 2 |
| STYLE 13:                                                                                                  | STYLE 14:             | STYLE 15:                                                                                                  | STYLE 16:                                                                                         | STYLE 17:                                                                                                 | STYLE 18:                                                                                             |
| PIN 1. ANODE                                                                                               | PIN 1. VREF           | PIN 1. ANODE 1                                                                                             | PIN 1. BASE 1                                                                                     | PIN 1. BASE 1                                                                                             | PIN 1. VIN1                                                                                           |
| 2. N/C                                                                                                     | 2. GND                | 2. ANODE 2                                                                                                 | 2. EMITTER 2                                                                                      | 2. EMITTER 1                                                                                              | 2. VCC                                                                                                |
| 3. COLLECTOR                                                                                               | 3. GND                | 3. ANODE 3                                                                                                 | 3. COLLECTOR 2                                                                                    | 3. COLLECTOR 2                                                                                            | 3. VOUT2                                                                                              |
| 4. EMITTER                                                                                                 | 4. IOUT               | 4. CATHODE 3                                                                                               | 4. BASE 2                                                                                         | 4. BASE 2                                                                                                 | 4. VIN2                                                                                               |
| 5. BASE                                                                                                    | 5. VEN                | 5. CATHODE 2                                                                                               | 5. EMITTER 1                                                                                      | 5. EMITTER 2                                                                                              | 5. GND                                                                                                |
| 6. CATHODE                                                                                                 | 6. VCC                | 6. CATHODE 1                                                                                               | 6. COLLECTOR 1                                                                                    | 6. COLLECTOR 1                                                                                            | 6. VOUT1                                                                                              |
| STYLE 19:                                                                                                  | STYLE 20:             | STYLE 21:                                                                                                  | STYLE 22:                                                                                         | STYLE 23:                                                                                                 | STYLE 24:                                                                                             |
| PIN 1. I OUT                                                                                               | PIN 1. COLLECTOR      | PIN 1. ANODE 1                                                                                             | PIN 1. D1 (i)                                                                                     | PIN 1. Vn                                                                                                 | PIN 1. CATHODE                                                                                        |
| 2. GND                                                                                                     | 2. COLLECTOR          | 2. N/C                                                                                                     | 2. GND                                                                                            | 2. CH1                                                                                                    | 2. ANODE                                                                                              |
| 3. GND                                                                                                     | 3. BASE               | 3. ANODE 2                                                                                                 | 3. D2 (i)                                                                                         | 3. Vp                                                                                                     | 3. CATHODE                                                                                            |
| 4. V CC                                                                                                    | 4. EMITTER            | 4. CATHODE 2                                                                                               | 4. D2 (c)                                                                                         | 4. N/C                                                                                                    | 4. CATHODE                                                                                            |
| 5. V EN                                                                                                    | 5. COLLECTOR          | 5. N/C                                                                                                     | 5. VBUS                                                                                           | 5. CH2                                                                                                    | 5. CATHODE                                                                                            |
| 6. V REF                                                                                                   | 6. COLLECTOR          | 6. CATHODE 1                                                                                               | 6. D1 (c)                                                                                         | 6. N/C                                                                                                    | 6. CATHODE                                                                                            |
| STYLE 25:                                                                                                  | STYLE 26:             | STYLE 27:                                                                                                  | STYLE 28:                                                                                         | STYLE 29:                                                                                                 | STYLE 30:                                                                                             |
| PIN 1. BASE 1                                                                                              | PIN 1. SOURCE 1       | PIN 1. BASE 2                                                                                              | PIN 1. DRAIN                                                                                      | PIN 1. ANODE                                                                                              | PIN 1. SOURCE 1                                                                                       |
| 2. CATHODE                                                                                                 | 2. GATE 1             | 2. BASE 1                                                                                                  | 2. DRAIN                                                                                          | 2. ANODE                                                                                                  | 2. DRAIN 2                                                                                            |
| 3. COLLECTOR 2                                                                                             | 3. DRAIN 2            | 3. COLLECTOR 1                                                                                             | 3. GATE                                                                                           | 3. COLLECTOR                                                                                              | 3. DRAIN 2                                                                                            |
| 4. BASE 2                                                                                                  | 4. SOURCE 2           | 4. EMITTER 1                                                                                               | 4. SOURCE                                                                                         | 4. EMITTER                                                                                                | 4. SOURCE 2                                                                                           |
| 5. EMITTER                                                                                                 | 5. GATE 2             | 5. EMITTER 2                                                                                               | 5. DRAIN                                                                                          | 5. BASE/ANODE                                                                                             | 5. GATE 1                                                                                             |
| 6. COLLECTOR 1                                                                                             | 6. DRAIN 1            | 6. COLLECTOR 2                                                                                             | 6. DRAIN                                                                                          | 6. CATHODE                                                                                                | 6. DRAIN 1                                                                                            |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

| DOCUMENT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED       |             |
|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SC-88/SC70-6/SOT-363 |                                                                                                                                                    | PAGE 2 OF 2 |
|                  |                      | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation |             |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER:                           | 98AON21223D                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                              |                             |  |  |  |  |
|--------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
| DESCRIPTION:                               | WDFN6, 1.2 X 1.0, 0.4 P                     | .0, 0.4 P                                                                                                                                                                                                                                                                                                     |                             |  |  |  |  |
| the suitability of its products for any pa | articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>ncidental damages. ON Semiconductor does not convey any license under | r circuit, and specifically |  |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

onsemi:

NLASB3157MTR2G NLASB3157DFT2 NLASB3157DFT2G NLVASB3157DFT2G NLVASB3157DFT2