

Sample &

Buv







SLUS977B - SEPTEMBER 2009 - REVISED AUGUST 2015

Support &

# bg24308 Overvoltage and Overcurrent Protection IC and Li+ Charger Front-End Protection IC

Technical

Documents

#### Features 1

- Provides Protection for Three Variables:
  - Input Overvoltage
  - Input Overcurrent with Current Limiting
  - Battery Overvoltage
- Maximum Input Voltage of 30 V
- Supports Up to 1.5-A Input Current
- Robust Against False Triggering Due to Current Transients
- Thermal Shutdown
- LDO Mode Voltage Regulation of 5 V
- Available in Space-Saving Small 2 mm x 2 mm 8-Pin WSON Package

#### Applications 2

- Mobile and Smart Phones
- **PDAs**
- MP3 Players
- Low-Power Handheld Devices
- Bluetooth<sup>™</sup> Headsets

## 3 Description

Tools &

Software

The bg24308 device is a highly integrated circuit (IC) designed to provide protection to Li-ion batteries from failures of the charging circuit. The device continuously monitors the input voltage, the input current, and the battery voltage. In case of an input overvoltage condition, the device immediately removes power from the charging circuit by turning off an internal switch. In the case of an overcurrent condition, it limits the system current to a safe value for a blanking duration before turning the switch off. Battery voltage may also be monitored and if the battery voltage exceeds the specified value the internal switch is turned off. Additionally, the device also monitors its own die temperature and switches off if it becomes too hot.

The input overcurrent threshold can be increased using an external resistor. The device also offers optional protection against reverse voltage at the input using an external P-channel FET.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| bq24308     | WSON (8) | 2.00 mm × 2.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Circuit





2

## **Table of Contents**

| Fea | tures                            | 1    |
|-----|----------------------------------|------|
| App | plications                       | 1    |
| Des | cription                         | 1 9  |
| Rev | ision History                    | 2    |
| Dev | ice Comparison Table             |      |
| Pin | Configuration and Functions      |      |
| Spe | cifications                      | 4 11 |
| 7.1 | Absolute Maximum Ratings         | 4    |
| 7.2 | ESD Ratings                      | 4    |
| 7.3 | Recommended Operating Conditions | 4 12 |
| 7.4 | Thermal Information              | 4    |
| 7.5 | Electrical Characteristics       | 5    |
| 7.6 | Typical Characteristics          | 6    |
| Det | ailed Description                |      |
| 8.1 | Overview                         | 8 13 |
| 8.2 | Functional Block Diagram         | 8    |
|     |                                  |      |

|    | 8.3  | Feature Description               | 9  |
|----|------|-----------------------------------|----|
|    | 8.4  | Device Functional Modes           | 10 |
| 9  | Арр  | lication and Implementation       | 12 |
|    | 9.1  | Application Information           | 12 |
|    | 9.2  | Typical Application               | 12 |
| 10 | Pow  | ver Supply Recommendations        | 17 |
| 11 | Lay  | out                               | 17 |
|    | 11.1 | Layout Guidelines                 | 17 |
|    | 11.2 | Layout Example                    | 17 |
| 12 | Dev  | ice and Documentation Support     | 18 |
|    | 12.1 | Community Resources               | 18 |
|    | 12.2 | Trademarks                        | 18 |
|    | 12.3 | Electrostatic Discharge Caution   | 18 |
|    | 12.4 | Glossary                          | 18 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 18 |
|    |      |                                   |    |

## 4 Revision History

8

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <ul> <li>Changes from Revision A (November 2009) to Revision B</li> <li>Changed SON to WSON throughout the document</li></ul> | Page                                                                                                         |    |
|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----|
| •                                                                                                                             | Changed SON to WSON throughout the document                                                                  | 1  |
| •                                                                                                                             | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and |    |
| •                                                                                                                             | Changed the location of the ESD information from the ABS MAX table to the news ESD Ratings table             | 4  |
| •                                                                                                                             | Moved Figures 1 through 10 from Typical Characteristics to Application Curves section                        | 14 |

| CI | nanges from Original (September 2009) to Revision A                                           | Page |
|----|-----------------------------------------------------------------------------------------------|------|
| •  | Changed Units from V to A for Input and Output Current spec in Absolute Maximum Ratings table | 4    |
| •  | Changed V <sub>O(REG)</sub> test condition, I <sub>OUT</sub> value from 50 mA to 250 mA       | 5    |
| •  | Added $T_J = 0^{\circ}C$ to 125°C to test conditions for $I_{OCP}$ spec.                      | 5    |
| •  | Changed Q <sub>EXT</sub> device symbol in the Input Reverse-Polarity Protection schematic.    | 14   |





## 5 Device Comparison Table

| PART NUMBER | MARKING | MEDIUM        | QUANTITY | PACKAGE                   |
|-------------|---------|---------------|----------|---------------------------|
| bq24308DSGR | DAS     | Tape and Reel | 3000     | 2.00 mm × 2.00 mm<br>WSON |
| bq24308DSGT | DAS     | Tape and Reel | 250      | 2.00 mm × 2.00 mm<br>WSON |

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN //O    |                                                                                                                                                                                               | 1/0 | DECODIDION                                                                                                                                                                                                                                                                                                                              |  |  |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|            |                                                                                                                                                                                               | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |  |
| CE         | 5                                                                                                                                                                                             | I   | Chip enable input. Active low. When $\overline{CE}$ = High, the input FET is off. Internally pulled down.                                                                                                                                                                                                                               |  |  |
| ILIM       | ILIM 7 I Input overcurrent threshold programming. An optional external resistor can be used to increase input overcurrent threshold. Connect a resistor to VSS to increase the OCP threshold. |     |                                                                                                                                                                                                                                                                                                                                         |  |  |
| IN         | IN 1 I Input power, connect to external DC supply. Connect external 0.1µF (minimum) ceramic capacitor to VSS.                                                                                 |     | Input power, connect to external DC supply. Connect external 0.1µF (minimum) ceramic capacitor to VSS.                                                                                                                                                                                                                                  |  |  |
| NC         | NC 4 — Do not connect to any external circuit. This pin may have internal connections used for test purposes.                                                                                 |     |                                                                                                                                                                                                                                                                                                                                         |  |  |
| OUT 8 O    |                                                                                                                                                                                               | 0   | Output terminal to the charging system. Connect external $1-\mu F$ capacitor (minimum) ceramic capacitor to VSS.                                                                                                                                                                                                                        |  |  |
| PGATE      | 3                                                                                                                                                                                             | 0   | Gate drive for optional external P-FET                                                                                                                                                                                                                                                                                                  |  |  |
| VBAT       | 6                                                                                                                                                                                             | I   | Battery voltage sense input. Connect to pack positive terminal through a resistor.                                                                                                                                                                                                                                                      |  |  |
| VSS        | 2                                                                                                                                                                                             | _   | Ground terminal                                                                                                                                                                                                                                                                                                                         |  |  |
| Thermal Pa | d                                                                                                                                                                                             |     | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed-circuit board. Do not use the thermal pad as the primary ground input for the device. VSS pin must be connected to ground at all times. |  |  |

XAS STRUMENTS

www.ti.com

## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                      | MIN  | MAX | UNIT |
|-------------------|--------------------------------------|------|-----|------|
| Input voltage     | IN, PGATE (with respect to VSS)      | -0.3 | 30  |      |
|                   | OUT (with respect to VSS)            | -0.3 | 12  | V    |
|                   | ILIM, CE, VBAT (with respect to VSS) | -0.3 | 7   |      |
| Input current     | IN                                   |      | 2   | А    |
| Output ourroat    | OUT                                  |      | 2   | А    |
| Output current    | PGATE                                |      | 5   | mA   |
| Junction temperat | ure, T <sub>J</sub>                  | -40  | 150 | °C   |
| Storage temperatu | ure, T <sub>stg</sub>                | -65  | 150 | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings (1) only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                                                          |                                                                  |               | VALUE  | UNIT |
|--------------------|----------------------------------------------------------|------------------------------------------------------------------|---------------|--------|------|
| , Electrostatic    |                                                          | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1</sup> | )             | ±2000  |      |
|                    | Charged-device model (CDM), per JEDEC specification JESE | 022-C101 <sup>(2)</sup>                                          | ±500          | V      |      |
| V <sub>(ESD)</sub> | discharge                                                |                                                                  | Air Discharge | ±15000 | v    |
|                    |                                                          | IN (IEC 61000-4-2) <sup>(3)</sup>                                | Contact       | ±8000  |      |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (1)

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2) (3)

With IN bypassed to the VSS with a 1-µF low-ESR ceramic capacitor

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                          | MIN | NOM | MAX | UNIT |
|-------------------|--------------------------|-----|-----|-----|------|
| VIN               | Input voltage range      | 3.3 |     | 26  | V    |
| I <sub>IN</sub>   | Input current, IN pin    |     |     | 1.5 | А    |
| I <sub>OUT</sub>  | Output current, OUT pin  |     |     | 1.5 | А    |
| R <sub>ILIM</sub> | OCP programming resistor | 31  |     |     | kΩ   |
| TJ                | Junction temperature     | -40 |     | 125 | °C   |

#### 7.4 Thermal Information

|                       | C(top)       Junction-to-case (top) thermal resistance         3       Junction-to-board thermal resistance         Junction-to-top characterization parameter | DSG (WSON) | UNIT |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|
|                       |                                                                                                                                                                | 8 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance                                                                                                                         | 58.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                                                                                                                      | 67.9       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                                                                                                           | 29.7       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter                                                                                                                     | 1.2        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter                                                                                                                   | 30.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                                                                                                                   | 7.6        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



## 7.5 Electrical Characteristics

over junction temperature range  $-40^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                          | PARAMETER                                                                                                 | TEST CONDITIONS                                                                                                                                      | MIN  | TYP   | MAX  | UNIT |
|--------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| IN                       |                                                                                                           |                                                                                                                                                      |      |       |      |      |
| V <sub>UVLO</sub>        | Undervoltage lock-out, input power detected threshold                                                     | $\overline{CE}$ = Low, V <sub>IN</sub> : 0 V $\rightarrow$ 3 V                                                                                       | 2.5  | 2.7   | 2.8  | V    |
| V <sub>HYS-UVLO</sub>    | Hysteresis on UVLO                                                                                        | $\overline{CE}$ = Low, V <sub>IN</sub> : 3 V $\rightarrow$ 0 V                                                                                       | 200  | 260   | 300  | mV   |
| t <sub>DGL(PGOOD)</sub>  | Deglitch time, input power detected status                                                                | $\overline{CE}$ = Low. Time measured from V <sub>IN</sub><br>0V $\rightarrow$ 4 V 1 µs rise-time, to output turning ON                               |      | 8     |      | ms   |
| I <sub>DD</sub>          | Operating current                                                                                         | $\overline{CE}$ = Low, V <sub>IN</sub> = 5 V, no load on OUT pin                                                                                     |      | 410   | 500  | μA   |
| ISTDBY                   | Standby current                                                                                           | $\overline{CE}$ = High, V <sub>IN</sub> = 5 V                                                                                                        |      | 65    | 95   | μA   |
| INPUT TO OU              | TPUT CHARACTERISTICS                                                                                      | +                                                                                                                                                    |      |       |      |      |
| V <sub>DO</sub>          | Drop-out voltage IN to OUT                                                                                | $\overline{CE}$ = Low, V <sub>IN</sub> = 4 V, I <sub>OUT</sub> = 250 mA                                                                              |      | 45    | 75   | mV   |
| INPUT OVER               | OLTAGE PROTECTION                                                                                         | -                                                                                                                                                    |      |       |      | -    |
| V <sub>OVP</sub>         | Input overvoltage protection threshold                                                                    | CE= Low, V <sub>IN</sub> : 4 V to 10 V                                                                                                               | 6.1  | 6.3   | 6.5  | V    |
| V <sub>HYS-OVP</sub>     | Hysteresis on OVP                                                                                         | CE= Low, V <sub>IN</sub> : 10 V to 4 V                                                                                                               | 20   | 60    | 110  | mV   |
| t <sub>PD(OVP)</sub>     | Input OVP propagation delay <sup>(1)</sup>                                                                | $\overline{CE}$ = Low, Time measured from V <sub>IN</sub> 4 V $\rightarrow$ 10 V, 1µs rising time, to output turning OFF                             |      | 0.2   | 1    | μs   |
| t <sub>ON(OVP)</sub>     | Recovery time from input<br>overvoltage condition                                                         | $\overline{CE}$ = Low, Time measured from V <sub>IN</sub><br>10 V $\rightarrow$ 4V, 1 µs fall-time, to output turning ON                             |      | 8     |      | ms   |
| OUTPUT VOL               | TAGE REGULATION                                                                                           |                                                                                                                                                      |      |       |      |      |
| V <sub>O(REG)</sub>      | Output voltage                                                                                            | $\overline{CE}$ = Low, V <sub>IN</sub> = 6 V, I <sub>OUT</sub> = 250 mA                                                                              | 4.85 | 5     | 5.15 | V    |
|                          | CURRENT PROTECTION                                                                                        |                                                                                                                                                      |      |       |      |      |
| I <sub>OCP</sub>         | Internal input overcurrent protection threshold                                                           | $\overline{CE}$ = Low, V <sub>IN</sub> = 5V, ILIM floating;<br>T <sub>J</sub> = 0°C to 125°C                                                         | 630  | 700   | 770  | mA   |
| UCF                      | Input overcurrent protection range                                                                        | $\overline{CE}$ = Low, V <sub>IN</sub> = 5V; T <sub>J</sub> = 0°C to 125°C                                                                           | 630  |       | 1500 | mA   |
| A.1                      |                                                                                                           | $T_J = 0^{\circ}C$ to $125^{\circ}C$                                                                                                                 |      | ±10%  |      |      |
| ΔI <sub>OCP</sub>        | OCP threshold accuracy                                                                                    | $T_J = -40^{\circ}C$ to 125°C                                                                                                                        |      | ±13%  |      |      |
| K <sub>ILIM</sub>        | Current limit programming:<br>IOCP(program) = I <sub>OCP</sub> + K <sub>ILIM</sub> ÷<br>R <sub>ILIM</sub> |                                                                                                                                                      |      | 25000 |      | AΩ   |
| t <sub>BLANK</sub> (OCP) | Blanking time, input overcurrent detected                                                                 | CE= Low                                                                                                                                              |      | 5     |      | ms   |
| t <sub>REC(OCP)</sub>    | Recovery time from input<br>overcurrent condition                                                         | CE = Low                                                                                                                                             |      | 64    |      | ms   |
| BATTERY OV               | ERVOLTAGE PROTECTION                                                                                      | ·                                                                                                                                                    |      |       |      |      |
| BV <sub>OVP</sub>        | Battery overvoltage protection threshold                                                                  | $\overline{\text{CE}}$ = Low, V <sub>IN</sub> > 4.4 V, V <sub>VBAT</sub> : 4.2 V $\rightarrow$ 4.5 V                                                 | 4.3  | 4.35  | 4.40 | V    |
| V <sub>HYS-BOVP</sub>    | Hysteresis on BV <sub>OVP</sub>                                                                           | $\overline{\text{CE}}$ = Low, V <sub>IN</sub> > 4.4 V, V <sub>VBAT</sub> : 4.5 V $\rightarrow$ 3.9 V                                                 | 200  | 275   | 320  | mV   |
| I <sub>VBAT</sub>        | Input bias current on VBAT pin                                                                            | $V_{VBAT} = 4.4 V, T_{J} = 25^{\circ}C$                                                                                                              |      |       | 10   | nA   |
| t <sub>DGL(BOVP)</sub>   | Deglitch time, battery overvoltage detected                                                               | $\overline{CE}\text{=}$ Low, $V_{IN}$ > 4.4 V, time measured from $V_{VBAT}$ 4.2 V $\rightarrow$ 4.5 V, 1 $\mu s$ rising time, to output turning OFF |      | 176   |      | μs   |
| THERMAL PR               | OTECTION                                                                                                  |                                                                                                                                                      |      |       |      |      |
| T <sub>J(OFF)</sub>      | Thermal shutdown temperature                                                                              |                                                                                                                                                      |      | 140   | 150  | °C   |
| T <sub>J(OFF-HYS)</sub>  | Thermal shutdown hysteresis                                                                               |                                                                                                                                                      |      | 20    |      | °C   |
| P-FET GATE I             | DRIVER                                                                                                    | · · · · · · · · · · · · · · · · · · ·                                                                                                                |      |       |      |      |
| V <sub>GCLMP</sub>       | Gate driver clamp voltage                                                                                 | V <sub>IN</sub> > 17 V                                                                                                                               | 13   | 15    | 17   | V    |

(1) Not tested in production. Specified by design.

**ISTRUMENTS** 

EXAS

## **Electrical Characteristics (continued)**

over junction temperature range  $-40^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                    | PARAMETER                | TEST CONDITIONS         | MIN | TYP MAX | UNIT |  |  |  |
|--------------------|--------------------------|-------------------------|-----|---------|------|--|--|--|
| LOGIC LEVELS ON CE |                          |                         |     |         |      |  |  |  |
| VIL                | Low-level input voltage  |                         | 0   | 0.4     | V    |  |  |  |
| V <sub>IH</sub>    | High-level input voltage |                         | 1.4 |         | V    |  |  |  |
| IIL                | Low-level input current  |                         |     | 1       | μA   |  |  |  |
| I <sub>IH</sub>    | High-level input current | V <sub>CE</sub> = 1.8 V |     | 15      | μA   |  |  |  |

### 7.6 Typical Characteristics

Test conditions (unless otherwise noted) for typical operating performance are:  $V_{IN} = 5 V$ ,  $C_{IN} = 1 \mu F$ ,  $C_{OUT} = 1 \mu F$ ,  $R_{BAT} = 100 \text{ k}\Omega$ ,  $R_{OUT} = 16 \Omega$ ,  $T_A = 25^{\circ}C$  (see *Figure 12*)





### **Typical Characteristics (continued)**

Test conditions (unless otherwise noted) for typical operating performance are:  $V_{IN} = 5 \text{ V}$ ,  $C_{IN} = 1 \mu\text{F}$ ,  $C_{OUT} = 1 \mu\text{F}$ ,  $R_{BAT} = 100 \text{ k}\Omega$ ,  $R_{OUT} = 16 \Omega$ ,  $T_A = 25^{\circ}\text{C}$  (see *Figure 12*)



TEXAS INSTRUMENTS

### 8 Detailed Description

#### 8.1 Overview

The bq24308 device is a highly integrated circuit designed to provide protection to Li-ion batteries from failures of the charging circuit. The device continuously monitors the input voltage, the input current, and the battery voltage. In case of an input overvoltage condition, the device immediately removes power from the charging circuit by turning off an internal switch. In the case of an overcurrent condition, it limits the current to a safe value for a blanking duration before turning the switch off. Additionally, the device also monitors its own die temperature and switches off if it becomes too hot.

The input and overcurrent threshold is user-programmable. The device can be controlled by a processor using the CE pin.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Input Overvoltage Protection

The bq24308 device integrates an input overvoltage protection feature to protect downstream devices from faulty input sources. If the input voltage rises above  $V_{OVP}$ , the internal FET Q1 is turned off, removing power from the circuit. As shown in Figure 16 to Figure 17, the response is very rapid, with the FET turning off in less than a microsecond. When the input voltage returns below  $V_{OVP} - V_{hys(OVP)}$  (but is still above UVLO), the FET Q1 is turned on again after a deglitch time of  $t_{ON(OVP)}$  to ensure that the input supply has stabilized. Figure 18 shows the recovery from input OVP.

#### 8.3.2 Input Overcurrent Protection

The device can supply load current up to  $I_{OCP}$  continuously. If the load current tries to exceed this threshold, the current limits  $I_{OCP}$  for a maximum duration of  $t_{BLANK(OCP)}$ . If the load current returns to less than  $I_{OCP}$  before  $t_{BLANK(OCP)}$  times out, the device continues to operate (see Figure 19). However, if the overcurrent situation persists for  $t_{BLANK(OCP)}$ , the FET Q1 is turned off for a duration of  $t_{REC(OCP)}$ . The FET is then turned on again and the current is monitored all over again (see Figure 20 and Figure 21).

To prevent the input voltage from spiking up due to the inductance of the input cable, Q1 is turned off slowly in an overcurrent fault condition, resulting in a "soft-stop", as shown in Figure 22. The overcurrent threshold is programmed to a level greater than  $I_{OCP}$  by connecting a resistor  $R_{ILIM}$  from the ILIM pin to VSS. The programmed overcurrent threshold is given by the following equation:

$$I_{OCP(program)} = I_{OCP} + K_{ILIM} \div R_{ILIM}$$
.

(1)

#### 8.3.3 Battery Overvoltage Protection

The battery overvoltage threshold  $B_{VOVP}$  is internally set to 4.35 V. If the battery voltage exceeds the  $BV_{OVP}$  threshold for longer than  $t_{DGL(BOVP)}$ , the FET Q1 is turned off (see Figure 23). This switch-off is also a soft-stop. The FET Q1 is turned ON (soft-start) once the battery voltage drops to  $BV_{OVP} - V_{HYS-BOVP}$ .

#### 8.3.4 Thermal Protection

If the junction temperature of the device exceeds  $T_{J(OFF)}$ , FET Q1 is turned off. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

#### 8.3.5 Enable Function

The device has an enable pin, which can be used to enable or disable the device. When the  $\overline{CE}$  pin is driven high, the internal FET is turned off. When the  $\overline{CE}$  pin is low, the FET is turned on if other conditions are safe. The  $\overline{CE}$  pin has an internal pulldown resistor of 200 k $\Omega$  (typical) and can be left floating.

#### 8.3.6 PGATE Output

The bq24308 contains an external PFET driver (PGATE) for reverse polarity protection. When used with an external P-Channel MOSFET, in addition to OVP, OCP, and Battery-OVP, the device offers protection against input reverse polarity up to -30 V. When an input source with correct polarity is connected, the device first turns on due to current flow through the body-diode of the external FET. The PGATE pin then goes low, turning ON the external FET. For input voltages larger than V<sub>GCLMP</sub>, the voltage on the PGATE pin is driven to V<sub>IN</sub> – V<sub>GCLMP</sub>. This ensures that the gate to source voltage seen by the external FET does not exceed –V<sub>GCLMP</sub>.



#### 8.4 Device Functional Modes

#### 8.4.1 OPERATION Mode

The bq24308 device continuously monitors the input voltage, the input current, and the battery voltage. As long as the input voltage is less than  $V_{OVP}$ , the output voltage tracks the input voltage (less the drop caused by  $R_{DS}ON$  of Q1). During fault conditions, the internal FET is turned off and the output is isolated from the input source.

#### 8.4.2 POWER-DOWN Mode

The device remains in POWER-DOWN mode when the input voltage at the IN pin is below the undervoltage lock-out threshold,  $V_{UVLO}$ . The FET Q1 (see *Functional Block Diagram*) connected between IN and OUT pins is off. See Figure 10.

#### 8.4.3 POWER-ON RESET Mode

The device resets all internal timers when the input voltage at the IN pin exceeds the UVLO threshold. The gate driver for the external P-FET is enabled. The device then waits for duration  $t_{DGL(PGOOD)}$  for the input voltage to stabilize. If, after  $t_{DGL(PGOOD)}$ , the input voltage and battery voltage are safe, FET Q1 is turned ON. The device has a soft-start feature to control the inrush current. This soft-start minimizes voltage ringing at the input (the ringing occurs because the parasitic inductance of the adapter cable and the input bypass capacitor form a resonant circuit). Figure 14 shows the power-up behavior of the device. Because of the deglitch time at power-on, if the input voltage rises rapidly to beyond the OVP threshold, the device will not switch on at all, as shown in Figure 15.



## **Device Functional Modes (continued)**



Figure 10. State Diagram

TEXAS INSTRUMENTS

www.ti.com

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The bq24308 device protects against overvoltage, overcurrent, and battery overvoltage events that occur due to faulty adapter or other input sources. If any of these faults occur, the bq24308 device isolates the downstream devices from the input source.

### 9.2 Typical Application

The typical values for an application are  $V_{OVP}$  = 6.3 V,  $I_{OCP}$  = 700 mA, and  $BV_{OVP}$  = 4.35 V.



Terminal numbers shown are for the 2 × 2 DSG package.

Figure 11. Typical Application Diagram

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 1.

INILIM

| Table 1. Design Parameters |               |  |  |  |  |  |  |  |
|----------------------------|---------------|--|--|--|--|--|--|--|
| DESIGN PARAMETER           | EXAMPLE VALUE |  |  |  |  |  |  |  |
| Supply Voltage             | 5 V           |  |  |  |  |  |  |  |

1 A

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Selection of R<sub>BAT</sub>

It is strongly recommended that the battery not be tied directly to the VBAT pin of the device, as under some failure modes of the device, the voltage at the IN pin may appear on the VBAT pin. This voltage can be as high as 30 V, and applying 30 V to the battery in case of the failure of the device and can be hazardous. Connecting the VBAT pin through  $R_{BAT}$  prevents a large current from flowing into the battery in case of failure of the device. In the interests of safety,  $R_{BAT}$  should have a very high value. The problem with a large  $R_{BAT}$  is that the voltage drop across this resistor because of the VBAT bias current  $I_{VBAT}$  causes an error in the BV<sub>OVP</sub> threshold. This error is over and above the tolerance on the nominal 4.35-V BV<sub>OVP</sub> threshold.



Choosing  $R_{BAT}$  in the range from 100 K $\Omega$  to 470 k $\Omega$  is a good compromise. In the case of a device failure, with  $R_{BAT}$  equal to 100 k $\Omega$ , the maximum current flowing into the battery would be (30 V – 3 V) ÷ 100 k $\Omega$  = 270 µA, which is low enough to be absorbed by the bias currents of the system components.  $R_{BAT}$  equal to 100 k $\Omega$  would result in a worst-case voltage drop of  $R_{BAT} \times I_{VBAT} = 1$  mV. This is negligible compared to the internal tolerance of 50 mV on the BV<sub>OVP</sub> threshold.

If the Bat-OVP function is not required, the VBAT pin should be connected to VSS.

#### 9.2.2.2 Selection of R<sub>CE</sub>

The  $\overline{CE}$  pin can be used to enable and disable the device. If host control is not required, the  $\overline{CE}$  pin can be tied to ground or left unconnected, permanently enabling the device.

In applications where external control is required, the  $\overline{CE}$  pin can be controlled by a host processor. As in the case of the VBAT pin (see previous discussion), the  $\overline{CE}$  pin should be connected to the host GPIO pin through as large a resistor as possible. The limitation on the resistor value is that the minimum V<sub>OH</sub> of the host GPIO pin less the drop across the resistor should be greater than V<sub>IH</sub> of the bq24308 device's  $\overline{CE}$  pin. The drop across the resistor is given by R<sub>CE</sub> × I<sub>IH</sub>.

#### 9.2.2.3 Selection of Input and Output Bypass Capacitors

The input capacitor  $C_{IN}$  in Figure 12 and Figure 13 is for decoupling and serves an important purpose. Whenever there is a step change downwards in the system load current, the inductance of the input cable causes the input voltage to spike up.  $C_{IN}$  prevents the input voltage from overshooting to dangerous levels. It is strongly recommended that a ceramic capacitor of at least 1  $\mu$ F be used at the input of the device. It should be located in close proximity to the IN pin.

 $C_{OUT}$  in Figure 12 and Figure 13 is also important: If a very fast (< 1 µs rise-time) overvoltage transient occurs at the input, the current that charges  $C_{OUT}$  causes the device's current-limiting loop to kick in, reducing the gatedrive to FET Q1. This results in improved performance for input overvoltage protection.  $C_{OUT}$  should also be a ceramic capacitor of at least 1 µF, located close to the OUT pin.  $C_{OUT}$  also serves as the input decoupling capacitor for the charging circuit downstream of the protection device.



Figure 12. Overvoltage, Overcurrent, and Battery Overvoltage Protection







#### 9.2.2.4 Selection of the PGATE External MOSFET

The PGATE output drives the gate of an external MOSFET to protect the device from reverse polarity input voltages. The MOSFET must be sized to handle the expected current in the application. Additionally, the impedance of the MOSFET is in series with the internal FET of the bq24308, so that the overall acceptable system resistance must be taken into account. Ensure the MOSFET VDS maximum rating exceeds the worst-case expected reverse voltage in the application. The bq24308 withstands up to -30 V, so a 30 V rating on the MOSFET is a good target. The maximum VGS of the MOSFET must be greater than -17 V to ensure operation up to 30 V inputs.

#### 9.2.3 Application Curves





bq24308



SLUS977B - SEPTEMBER 2009 - REVISED AUGUST 2015





#### bq24308

SLUS977B-SEPTEMBER 2009-REVISED AUGUST 2015





### **10** Power Supply Recommendations

The intention is for the bq24308 device to operate with 5-V adapters with a maximum current rating of 1.5 A. The device operates from sources from 3 V to 5.7 V. Outside of this range, the output is disconnected due to either UVLO or the OVP function.

## 11 Layout

#### 11.1 Layout Guidelines

- This device is a protection device, and is meant to protect down-stream circuitry from hazardous voltages. Potentially, high voltages may be applied to this device. It must be ensured that the edge-to-edge clearances of PCB traces satisfy the design rules for the high voltages. See Figure 24.
- The device uses WSON packages with a thermal pad. For good thermal performance, the thermal pad must be thermally coupled with the PCB ground plane (GND). This requires a copper pad directly under the device. This copper pad must be connected to the ground plane with an array of thermal vias.
- C<sub>IN</sub> and C<sub>OUT</sub> should be located close to the device. Other components like R<sub>ILIM</sub> (optional) and R<sub>BAT</sub> must also be located close to the device.



### 11.2 Layout Example

Figure 24. Layout Example Recommendation



## **12 Device and Documentation Support**

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments. Bluetooth is a trademark of Bluetooth SIG, Inc.. All other trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



13-Apr-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|---------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)                 | (3)                 |              | (4/5)          |         |
| BQ24308DSGR      | ACTIVE | WSON         | DSG     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-2-260C-1 YEAR | 0 to 125     | DAS            | Samples |
| BQ24308DSGT      | ACTIVE | WSON         | DSG     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-2-260C-1 YEAR | 0 to 125     | DAS            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

13-Apr-2018

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions a | are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-------------------|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Devid             | e           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24308           | DSGR        | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ24308           | DSGT        | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jun-2019



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24308DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| BQ24308DSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# DSG 8

2 x 2, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DSG0008A



## **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## DSG0008A

# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DSG0008A

# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated